

## **General Description**

The MAX1996A integrated controller is optimized to drive cold-cathode fluorescent lamps (CCFLs) using synchronized full-bridge inverter architecture. Synchronized drive provides near sinusoidal waveforms over the entire input range to maximize the life of CCFLs. The controller also operates over a wide input-voltage range with high efficiency and broad dimming range.

The MAX1996A includes safety features that limit the transformer secondary voltage and protect against single-point fault conditions including lamp-out and short-circuit faults.

The MAX1996A regulates the CCFL brightness in three ways: linearly controlling the lamp current, digital pulsewidth modulating (DPWM) the lamp current, or using both methods simultaneously to achieve the widest dimming range (>30:1). CCFL brightness can be controlled with either an analog voltage or a 2-wire SMBus<sup>TM</sup>-compatible interface. The MAX1996A directly drives the four external N-channel power MOSFETs of the full bridge inverter. An internal 5.3V linear regulator powers the MOSFET drivers, the synchronizable DPWM oscillator, and most of the internal circuitry.

The MAX1996A has the same pin configuration as the MAX1895, but with modified SMBus slave address (0x58) and command bytes. In addition, the lamp-out protection timer has been reduced to approximately 1s and the DPWM frequency is guaranteed from 200Hz to 220Hz over the operating temperature range without external components or trimming. The MAX1996A is available in the space-saving 28-pin QFN package and operates over a -40°C to +85°C temperature range.

## \_Applications

Notebook Computers

Multibulb LCD Monitors

Portable Display Electronics

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE  |  |  |
|-------------|----------------|--------------|--|--|
| MAX1996AEGI | -40°C to +85°C | 28 QFN 5 × 5 |  |  |

SMBus is a trademark of Intel Corp.

**Features** 

- ♦ SMBus Slave Address (0x58) for Wide Dimming Range Inverters
- ♦ Guaranteed 200Hz to 220Hz DPWM Frequency
- **♦** Externally Synchronizable DPWM Frequency
- **♦ Lamp-Out Protection with 1s Timeout**
- ♦ Synchronized to Resonant Frequency Good Crest Factor for Longer Lamp Life Ensures Maximum Strike Capability
- ♦ High Power-to-Light Efficiency
- ♦ Wide Dimming Range (3 Methods)
  Lamp Current Adjust: >3 to 1
  DPWM: >10 to 1
  Combined: >30 to 1
- Feed-Forward for Fast Response to Step Change of Input Voltage
- ♦ Wide Input-Voltage Range (4.6V to 28V)
- ♦ Transformer Secondary Voltage Limiting to Reduce Transformer Stress
- ♦ Protected Against Short-Circuit and Other Single-Point Faults
- ♦ Dual-Mode Brightness Control Interface
- ♦ Small Footprint 28-Pin QFN (5mm × 5mm) Package

#### Pin Configuration



Maxim Integrated Products

#### **ABSOLUTE MAXIMUM RATINGS**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(VBATT = 12V, MINDAC = GND,  $V_{CC} = V_{DD}$ ,  $V_{\overline{SH}/SUS} = 5.3V$ , **T<sub>A</sub> = 0°C to +85°C**, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 1)

| PARAMETER                                                | CON                                                                 | MIN                                      | TYP  | MAX  | UNITS |         |
|----------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------|------|------|-------|---------|
| Vo Arra Input Voltago Pango                              | $V_{CC} = V_{DD} = V_{BATT}$                                        |                                          | 4.6  |      | 5.5   | V       |
| V <sub>BATT</sub> Input Voltage Range                    | V <sub>CC</sub> = V <sub>DD</sub> = open                            |                                          | 5.5  |      | 28    | V       |
| VBATT Quiescent Current                                  | V <del>SH</del> /SUS = 5.5V                                         | V <sub>BATT</sub> = 28V                  |      | 3.2  | 6     | mA      |
| VBATT Quiescent Current                                  | V SH/SUS = 5.5V                                                     | V <sub>BATT</sub> = V <sub>CC</sub> = 5V |      |      | 6     | IIIA    |
| V <sub>BATT</sub> Quiescent Current, Shutdown            | SH/SUS = 0                                                          |                                          |      | 6    | 20    | μΑ      |
| V <sub>CC</sub> Output Voltage, Normal Operation         | VSH/SUS = 5.5V, 6V < 0 < I <sub>LOAD</sub> < 20mA                   | < V <sub>BATT</sub> < 28V                | 5.0  | 5.35 | 5.5   | V       |
| V <sub>CC</sub> Output Voltage, Shutdown                 | SH/SUS = GND, no le                                                 | oad                                      | 3.5  | 4.6  | 5.5   | V       |
| V <sub>CC</sub> Undervoltage Lockout (UVLO)              | V <sub>CC</sub> rising (leaving lo                                  | ockout)                                  |      |      | 4.5   | V       |
| Threshold                                                | V <sub>CC</sub> falling (entering                                   | lockout)                                 | 4.0  |      |       | ] V     |
| V <sub>CC</sub> UVLO Lockout Hysteresis                  |                                                                     |                                          |      | 200  |       | mV      |
| V <sub>CC</sub> Power-On Reset (POR) Threshold           | Rising edge                                                         |                                          | 0.9  | 1.75 | 2.7   | V       |
| V <sub>CC</sub> POR Hysteresis                           | Falling edge                                                        |                                          |      | 50   |       | mV      |
| REF Output Voltage, Normal Operation                     | $4.5V < V_{CC} < 5.5V$ , $I_{LOAD} = 40\mu A$                       |                                          | 1.96 | 2.00 | 2.04  | V       |
| GH1, GH2, GL1, GL2 On-Resistance                         | I <sub>TEST</sub> = 100mA, V <sub>CC</sub> = V <sub>DD</sub> = 5.3V |                                          |      | 2    | 6     | Ω       |
| GH1, GH2, GL1, GL2 Maximum Output<br>Current             |                                                                     |                                          |      | 1    |       | А       |
| BST1, BST2 Leakage Current                               | BST_ = 12V, LX_ = 7                                                 | V                                        |      |      | 5     | μΑ      |
| Input Resonant Frequency                                 | Guaranteed by desig                                                 | ın                                       | 20   |      | 300   | kHz     |
| Minimum Off-Time                                         |                                                                     |                                          | 210  | 315  | 420   | ns      |
| Maximum Off-Time                                         |                                                                     |                                          | 21   | 31.5 | 42    | μs      |
| Maximum Current-Limit Threshold LX1-GND, LX2-GND (Fixed) | ILIM = VCC                                                          |                                          | 180  | 200  | 220   | mV      |
| Maximum Current-Limit Threshold                          | V <sub>ILIM</sub> = 0.5V                                            |                                          | 80   | 100  | 120   | , mal / |
| LX1-GND, LX2-GND (Adjustable)                            | V <sub>ILIM</sub> = 2.0V                                            |                                          | 370  | 400  | 430   | mV      |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{BATT} = 12V, MINDAC = GND, V_{CC} = V_{DD}, V_{\overline{SH}/SUS} = 5.3V, T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                                                                                           |                                                                                    | CONDITIONS                                                  | MIN                   | TYP  | MAX  | UNITS |
|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------|------|------|-------|
| Minimum Current-Crossing Threshold LX1-GND, LX2-GND                                                                 |                                                                                    |                                                             |                       | 6    |      | mV    |
| Current-Limit Leading-Edge Blanking                                                                                 |                                                                                    |                                                             | 210                   | 315  | 420  | ns    |
| D/A Converter Resolution                                                                                            | Guaranteed r                                                                       | nonotonic                                                   | 5                     |      |      | Bits  |
| MINDAC Input Voltage Range                                                                                          |                                                                                    |                                                             | 0                     |      | 2    | V     |
| MINDAC Input Bias Current                                                                                           |                                                                                    |                                                             | -2                    |      | 2    | μΑ    |
| MINDAC Digital PWM Disable Threshold                                                                                | MINDAC = V                                                                         | CC                                                          | 2.4                   | 3.5  | 4    | V     |
| IFB Input Voltage Range                                                                                             |                                                                                    |                                                             | 0                     |      | 1.7  | V     |
|                                                                                                                     | VMINDAC = 0                                                                        | V, DAC code = 11111 binary                                  | 368                   | 388  | 408  |       |
| IFB Regulation Point                                                                                                | VMINDAC = 0                                                                        | V, DAC code = 00100 binary                                  | 30                    | 50   | 70   | mV    |
|                                                                                                                     | VMINDAC = 1                                                                        | V, DAC code = 00000 binary                                  | 180                   | 200  | 220  | 1     |
| IFB Input Bias Current                                                                                              |                                                                                    |                                                             | -2                    |      | 2    | μΑ    |
| IFB Lamp-Out Threshold                                                                                              |                                                                                    |                                                             | 125                   | 150  | 175  | mV    |
| IFB to CCI Transconductance                                                                                         | 1V < V <sub>CCI</sub> < 2                                                          | 2.5V                                                        |                       | 100  |      | μS    |
| CCI Output Impedance                                                                                                |                                                                                    |                                                             |                       | 20   |      | МΩ    |
| V <sub>FB</sub> Input Voltage Range                                                                                 |                                                                                    |                                                             | -2                    |      | 2    | V     |
| V <sub>FB</sub> Input Bias Current                                                                                  | V <sub>FB</sub> = 0V                                                               | V <sub>FB</sub> = 0V                                        |                       |      | 0.5  | μΑ    |
| V <sub>FB</sub> Regulation Point                                                                                    |                                                                                    |                                                             | 490                   | 510  | 530  | mV    |
| V <sub>FB</sub> to CCV Transconductance                                                                             | 1V < V <sub>CCV</sub> <                                                            | 2.7V                                                        |                       | 40   |      | μS    |
| V <sub>FB</sub> Zero-Voltage Crossing Threshold                                                                     |                                                                                    |                                                             | -10                   |      | +10  | mV    |
| CCV Output Impedance                                                                                                |                                                                                    |                                                             |                       | 20   |      | МΩ    |
|                                                                                                                     | No AC signal                                                                       | on MODE                                                     | 200                   | 210  | 220  |       |
| Digital PWM Chop-Mode Frequency                                                                                     | 32kHz AC sig                                                                       | 32kHz AC signal on MODE                                     |                       | 250  |      | Hz    |
|                                                                                                                     | 100kHz AC s                                                                        | 100kHz AC signal on MODE                                    |                       | 781  |      |       |
| MODE-to-DPWM Sync Ratio                                                                                             | fMODE/fDPWN                                                                        | I                                                           |                       | 128  |      |       |
|                                                                                                                     |                                                                                    | No AC signal on MODE                                        | 1.14                  | 1.22 | 1.30 |       |
| Lamp-Out Detection Timeout Timer (Note 2)                                                                           | V <sub>IFB</sub> < 0.1V                                                            | 32kHz AC signal on MODE                                     |                       | 1.02 |      | S     |
| (Note 2)                                                                                                            |                                                                                    | 100kHz AC signal on MODE                                    |                       | 0.33 |      |       |
| MODE Operating Voltage Range                                                                                        |                                                                                    |                                                             | -5.5                  |      | 11   | V     |
| MODE Input Current                                                                                                  | MODE = GNI                                                                         | O or Vcc                                                    | -1                    |      | 1    | μΑ    |
| Positive Analog Interface Mode,<br>MODE = GND Threshold (V <sub>CTL/SCL</sub> = 0V<br>Sets Minimum Brightness)      | Sync clock average value on MODE to sync DPWM oscillator, not in shutdown (Note 3) |                                                             |                       |      | 0.6  | V     |
| Negative Analog Interface Mode,<br>MODE = REF Threshold (V <sub>CTL/SCL</sub> = 0V<br>Sets Maximum Brightness = 0V) | Sync clock average value on MODE to sync DPWM oscillator, not in shutdown (Note 3) |                                                             | 1.4                   |      | 2.6  | V     |
| SMBus Interface Mode, MODE = V <sub>CC</sub> Threshold                                                              |                                                                                    | verage value on MODE to sync ator, not in shutdown (Note 3) | V <sub>CC</sub> - 0.6 |      |      | V     |



### **ELECTRICAL CHARACTERISTICS (continued)**

(VBATT = 12V, MINDAC = GND,  $V_{CC} = V_{DD}$ ,  $V_{\overline{SH}/SUS} = 5.3V$ ,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                                          | CONDITIONS                               | MIN | TYP | MAX                               | UNITS |
|--------------------------------------------------------------------|------------------------------------------|-----|-----|-----------------------------------|-------|
| MODE AC Signal Amplitude                                           | Peak-to-peak (Note 4)                    | 2   |     | 5                                 | V     |
| MODE AC Signal Synchronization Range                               | Chopping oscillator synchronized to MODE | 32  |     | 100                               | kHz   |
| CRF/SDA Input Range                                                |                                          | 2.7 |     | 5.5                               | V     |
| CDE/CDA Input Current                                              | VCRF/SDA = 5.5V, SH/SUS = VCC            |     |     | 20                                |       |
| CRF/SDA Input Current                                              | VCRF/SDA = 5.5V, SH/SUS = 0V             | -1  |     | 1                                 | μΑ    |
| CTL/SCL Input Range                                                |                                          | 0   |     | V <sub>CRF</sub> / <sub>SDA</sub> | V     |
| CTL/SCL Input Current                                              | MODE = REF or GND                        | -1  |     | 1                                 | μΑ    |
| A/D Converter Resolution                                           | Guaranteed monotonic                     |     | 5   |                                   | Bits  |
| A/D Converter Hysteresis                                           |                                          |     | 1   |                                   | LSB   |
| SH/SUS Input Low Voltage                                           |                                          |     |     | 8.0                               | V     |
| SH/SUS Input High Voltage                                          |                                          | 2.1 |     |                                   | V     |
| SH/SUS Input Hysteresis                                            |                                          |     | 300 |                                   | mV    |
| SH/SUS Input Bias Current                                          |                                          | -1  |     | 1                                 | μΑ    |
| SDA, SCL Input Low Voltage                                         |                                          |     |     | 0.8                               | V     |
| SDA, SCL Input High Voltage                                        |                                          | 2.1 |     |                                   | V     |
| SDA, SCL Input Hysteresis                                          |                                          |     | 300 |                                   | mV    |
| SDA Output Low Sink Current                                        | VCRF/SDA = 0.4V                          | 4   |     |                                   | mA    |
| SCL Serial Clock High Period                                       | THIGH                                    | 4   |     |                                   | μs    |
| SCL Serial Clock Low Period                                        | T <sub>LOW</sub>                         | 4.7 |     |                                   | μs    |
| Start Condition Setup Time                                         | tsu:sta                                  | 4.7 |     |                                   | μs    |
| Start Condition Hold Time                                          | thd:sta                                  | 4   |     |                                   | μs    |
| SDA Valid to SCL Rising-Edge Setup<br>Time, Slave Clocking in Data | tsu:dat                                  | 250 |     |                                   | ns    |
| SCL Falling Edge to SDA Transition                                 | thd:dat                                  | 0   |     |                                   | ns    |
| SCL Falling Edge to SDA Valid, Reading Out Data                    | T <sub>DV</sub>                          |     | 700 |                                   | ns    |

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{BATT} = 12V, MINDAC = GND, V_{CC} = V_{DD}, V_{\overline{SH}/SUS} = 5.3V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Note 1)

| PARAMETER                             | CONDITIONS                                            |                                          | MIN | TYP | MAX | UNITS |
|---------------------------------------|-------------------------------------------------------|------------------------------------------|-----|-----|-----|-------|
| Volume Input Voltage Denge            | V <sub>CC</sub> = V <sub>DD</sub> = V <sub>BATT</sub> |                                          | 4.6 |     | 5.5 | V     |
| V <sub>BATT</sub> Input Voltage Range | V <sub>CC</sub> = V <sub>DD</sub> = open              |                                          | 5.5 |     | 28  |       |
| V- : Original and Original            | V=                                                    | V <sub>BATT</sub> = 28V                  |     |     | 6   | A     |
| VBATT Quiescent Current               | $V_{\overline{SH}/SUS} = 5.5V$                        | V <sub>BATT</sub> = V <sub>CC</sub> = 5V |     |     | 6   | mA    |
| VBATT Quiescent Current, Shutdown     | VSH/SUS = 0V                                          |                                          |     |     | 20  | μΑ    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{BATT} = 12V, MINDAC = GND, V_{CC} = V_{DD}, V_{\overline{SH}/SUS} = 5.3V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Note 1)

| PARAMETER                                                | CONDITIONS                                                                     | MIN  | TYP | MAX  | UNITS    |  |
|----------------------------------------------------------|--------------------------------------------------------------------------------|------|-----|------|----------|--|
| V <sub>CC</sub> Output Voltage, Normal Operation         | V <del>SH</del> /SUS = 5.5V, 6V < VBATT < 28V,<br>0 < I <sub>LOAD</sub> < 20mA | 5.0  |     | 5.5  | V        |  |
| V <sub>CC</sub> Output Voltage, Shutdown                 | SH/SUS = GND, no load                                                          | 3.5  |     | 5.5  | V        |  |
| V <sub>CC</sub> UVLO Threshold                           | V <sub>CC</sub> rising (leaving lockout)                                       |      |     | 4.5  | <u> </u> |  |
| VCC OVEO Tilleshold                                      | V <sub>CC</sub> rising (entering lockout)                                      | 4.0  |     |      | V        |  |
| V <sub>CC</sub> POR Threshold                            | Rising edge                                                                    | 0.9  |     | 2.7  | V        |  |
| REF Output Voltage, Normal Operation                     | $4.5V < V_{CC} < 5.5V$ , $I_{LOAD} = 40\mu A$                                  | 1.96 |     | 2.04 | V        |  |
| GH1, GH2, GL1, GL2 On-Resistance                         | I <sub>TEST</sub> = 100mA                                                      |      |     | 10   | Ω        |  |
| Maximum Current-Limit Threshold LX1-GND, LX2-GND (Fixed) | I <sub>LIM</sub> = V <sub>CC</sub>                                             | 180  |     | 220  | mV       |  |
| Maximum Current-Limit Threshold                          | $V_{ILIM} = 0.5V$                                                              | 80   |     | 120  | mV       |  |
| LX1-GND, LX2-GND (Adjustable)                            | $V_{ILIM} = 2.0V$                                                              | 360  |     | 440  | IIIV     |  |
| IFB Input Voltage Range                                  |                                                                                | 0    |     | 1.7  | V        |  |
| IFB Regulation Point                                     | V <sub>MINDAC</sub> = 0V, DAC code = 11111 binary                              | 335  |     | 440  | mV       |  |
| IFB Input Bias Current                                   |                                                                                | -2   |     | 2    | μΑ       |  |
| IFB Lamp-Out Threshold                                   |                                                                                | 120  |     | 180  | mV       |  |
| VFB Input Voltage Range                                  |                                                                                | -2   |     | 2    | V        |  |
| VFB Input Bias Current                                   | VFB = 0V                                                                       | -0.5 |     | 0.5  | μΑ       |  |
| VFB Regulation Point                                     |                                                                                | 480  |     | 540  | mV       |  |
| VFB Zero-Voltage Crossing Threshold                      |                                                                                | -20  |     | +20  | mV       |  |
| SHVSUS Input Low Voltage                                 |                                                                                |      |     | 0.8  | V        |  |
| SHVSUS Input High Voltage                                |                                                                                | 2.1  |     |      | V        |  |
| SDA, SCL Input Low Voltage                               |                                                                                |      |     | 0.8  | V        |  |
| SDA, SCL Input High Voltage                              |                                                                                | 2.1  |     |      | V        |  |
| SDA Output Low Sink Current                              | VCRF/SDA = 0.4V                                                                | 4    |     |      | mA       |  |

- Note 1: Specifications to -40°C are guaranteed by design based on final test characterization results.
- Note 2: Corresponds to 256 DPWM cycles or 32768 MODE cycles.
- Note 3: The MODE pin thresholds are only valid while the part is operating. When in shutdown, V<sub>REF</sub> = 0 and the part only differentiates between SMB mode and ADC mode. When in shutdown and with ADC mode selected, the CRF/SDA and CTL/SCL pins are at high impedance and do not cause extra supply current when their voltages are not at GND or V<sub>CC</sub>.
- **Note 4:** The amplitude is measured with the following circuit:



### **Typical Operating Characteristics**

(V<sub>BATT</sub> = 12V, V<sub>CTL</sub> = V<sub>CRF</sub>, V<sub>MINDAC</sub> = 1V, MODE = GND, circuit of Figure 1, Table 4.)



















## Typical Operating Characteristics (continued)

(V<sub>BATT</sub> = 12V, V<sub>CTL</sub> = V<sub>CRF</sub>, V<sub>MINDAC</sub> = 1V, MODE = GND, circuit of Figure 1, Table 4.)





## **Pin Description**

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ILIM    | Current-Limit Threshold Adjustment. Bias ILIM with a resistive voltage-divider between REF or V <sub>CC</sub> and GND. The current-limit threshold measured between LX_ and GND is 1/5th the voltage at ILIM; ILIM adjustment range is 0V to 3V. Connect ILIM to V <sub>CC</sub> to set the default current-limit threshold to 0.2V.                                                                                                                                                                                                                                                                       |
| 2   | REF     | 2V Reference Output. Bypass REF to GND with a 0.1μF capacitor. REF is discharged to GND when shut down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | MINDAC  | DAC Zero-Scale Input. $V_{MINDAC}$ sets the D/A converter's minimum-scale output voltage. Disable DPWM by connecting MINDAC to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | GND     | System Ground. The GND input to the maximum and minimum current-limit comparators. The comparators sense the low-side FET NL1 and NL2 for zero-current crossing and current limit.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | MODE    | Interface Selection Input and Sync Input for DPWM Chopping. The average voltage on the MODE pin selects one of three CCFL brightness control interfaces:  MODE = V <sub>CC</sub> enables SMBus serial interface.  MODE = GND enables the analog interface (positive analog interface mode), V <sub>CTL/SCL</sub> = 0V sets minimum brightness.  MODE = REF enables the analog interface (reverse analog interface mode), V <sub>CTL/SCL</sub> = 0V sets maximum brightness.  An AC clocking signal superimposed on the DC average MODE pin voltage can be used to synchronize the DPWM chopping frequency. |
| 6   | CRF/SDA | Reference and Serial Data Input. In analog interface mode, pin 6 is the reference input to the 5-bit brightness control ADC. Bypass CRF to GND with a 0.1µF capacitor. In SMBus interface mode, SDA is an SMBus serial data input/open-drain output.                                                                                                                                                                                                                                                                                                                                                       |

## Pin Description (continued)

|               |                 | Pin Description (continued                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN           | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                    |
| 7             | CTL/SCL         | Brightness Control and Serial Clock Input. In analog interface mode, pin 7 is a CCFL brightness control input. CTL varies from 0V to REF to linearly control lamp brightness. In SMBus interface mode, SCL is an SMBus serial clock input.                                                                                                                                                  |
| 8             | SH/SUS          | Shutdown and Suspend Mode Control. In analog interface mode, pin 8 is an active-low shutdown input. In SMBus interface mode, pin 8 is an SMBus suspend control input.                                                                                                                                                                                                                       |
| 9, 10, 11, 23 | N.C.            | No Connection. Not internally connected.                                                                                                                                                                                                                                                                                                                                                    |
| 12            | V <sub>DD</sub> | Power Supply for Gate Drivers. Connect $V_{DD}$ to the output of the linear regulator ( $V_{CC}$ ). Bypass $V_{DD}$ with a $0.1\mu F$ capacitor to PGND.                                                                                                                                                                                                                                    |
| 13            | PGND            | Power Ground. Gate-driver current flows through this pin.                                                                                                                                                                                                                                                                                                                                   |
| 14            | GL2             | Low-Side FET NL2 Gate-Driver Output                                                                                                                                                                                                                                                                                                                                                         |
| 15            | GL1             | Low-Side FET NL1 Gate-Driver Output                                                                                                                                                                                                                                                                                                                                                         |
| 16            | GH1             | High-Side FET NH1 Gate-Driver Output                                                                                                                                                                                                                                                                                                                                                        |
| 17            | LX1             | Switching Node Connection. LX1 is the internal lower supply rail for the GH1 high-side gate driver. LX1 is also the sense input to the current comparators.                                                                                                                                                                                                                                 |
| 18            | BST1            | High-Side FET NH1 Driver Bootstrap Input. Connect BST1 through a diode to V <sub>DD</sub> and through a 0.1μF capacitor to LX1 (Figure 1).                                                                                                                                                                                                                                                  |
| 19            | BST2            | High-Side FET NH2 Driver Bootstrap Input. Connect BST2 through a diode to V <sub>DD</sub> and through a 0.1µF capacitor to LX2 (Figure 1).                                                                                                                                                                                                                                                  |
| 20            | LX2             | Switching Node Connection. LX2 is the internal lower supply rail for the GH2 high-side gate driver. LX2 is also the sense input to the current comparators.                                                                                                                                                                                                                                 |
| 21            | GH2             | High-Side FET NH2 Gate-Driver Output                                                                                                                                                                                                                                                                                                                                                        |
| 22            | VFB             | Lamp-Output Feedback-Sense Input. The average value on VFB is regulated during startup and open-lamp conditions to 0.5V by controlling the on-time of high-side switches. A capacitive voltage-divider between the CCFL lamp output and GND is sensed to set the maximum average lamp output voltage.                                                                                       |
| 24            | IFB             | Lamp Current-Sense Input. The voltage on IFB is used to regulate the lamp current. If the IFB input falls below 150mV for 1s, then the MAX1996A signals an open-lamp fault.                                                                                                                                                                                                                 |
| 25            | CCI             | Current-Loop Compensation Pin. CCI is the output of the current-loop transconductance amplifier (GMI) that regulates the CCFL current. The CCI voltage controls the time interval in which full-bridge applies the input voltage (BATT) to transformer network. Connect CCI to GND through a 0.1µF capacitor. CCI is internally discharged to GND in shutdown.                              |
| 26            | CCV             | Voltage-Loop Compensation Pin. CCV is the output of the voltage-loop transconductance amplifier (GMV) that regulates the maximum average secondary transformer voltage. Connect CCV to GND with a 10nF capacitor. The CCV voltage controls the time interval that the full bridge applies the input voltage (BATT) to transformer network. CCV is internally discharged to GND in shutdown. |
| 27            | BATT            | Supply Input. Input to the internal 5.3V linear regulator that provides power (V <sub>CC</sub> ) to the chip. Bypass BATT to GND with a 0.1µF capacitor.                                                                                                                                                                                                                                    |
| 28            | Vcc             | 5.3V Linear-Regulator Output. V <sub>CC</sub> is the supply voltage for the MAX1996A. Bypass V <sub>CC</sub> to GND with a 0.47µF ceramic capacitor. V <sub>CC</sub> can also be connected to BATT if V <sub>BATT</sub> < 5.5V.                                                                                                                                                             |



Figure 1. Standard Application Circuit

## Detailed Description

The MAX1996A is optimized to drive CCFLs using a synchronized full-bridge inverter architecture. The drive to the full-bridge MOSFETs is synchronized to the resonant frequency of the tank circuit so that the CCFL's full-strike voltage develops for all operating conditions. The synchronized architecture provides near sinusoidal drive waveforms over the entire input range to maximize the life of CCFLs. The MAX1996A operates over a wide input voltage range (4.6V to 28V), achieves high efficiency, and maximizes dimming range.

The MAX1996A regulates the brightness of a CCFL in three ways:

1) Linearly controlling the lamp current.

- Digitally pulse-width modulating (or chopping) the lamp current (DPWM).
- Using both methods simultaneously for widest dimming range.

DPWM is implemented by pulse-width modulating the lamp current at a rate faster than the eye can detect.

The MAX1996A includes a 5.3V linear regulator to power the drivers for full-bridge switches, the synchronizable DPWM oscillator, and most of the internal circuitry. The MAX1996A is very flexible and can be controlled with an analog interface or with an SMBus interface.



Figure 2. Resonant Operation

#### **Resonant Operation**

The MAX1996A drives the four N-channel power MOSFETs that make up the zero-voltage switching (ZVS) full-bridge inverter as shown in Figure 1. The LX1 and LX2 switching nodes are AC coupled to the primary side of the transformer.

Assume that NH1 and NL2 are turned on at the beginning of the cycle as shown in Figure 2(a). The primary current flows through MOSFET NH1, DC blocking cap C2, the primary side of transformer T1, and finally MOSFET NL2. During this interval, the primary current ramps up until the controller turns off NH1. When NH1 is off, the primary current forward biases the body diode of NL1 and brings the LX1 node down as shown in Figure 2(b). When the controller turns on NL1, its drain-to-source voltage is near zero because its forward-biased body diode clamps the drain. Since NL2 is still on, the primary current flows through NL1, C2, the primary side of T1, and finally NL2. Once the primary current drops

to the minimum current threshold (6mV/RDSON), the controller turns off NL2. The remaining energy in T1 charges up the LX2 node until the body diode of NH2 is forward biased. When NH2 turns on, it does so with near zero drain-to-source voltage. The primary current reverses polarity as shown in Figure 2(c), beginning a new cycle with the current flowing in the opposite direction, with NH2 and NL1 on. The primary current ramps up until the controller turns off NH2. When NH2 is off, the primary current forward biases the body diode of NL2, and brings the LX2 node down as shown in Figure 2(d). After the LX2 node goes low, the controller losslessly turns on NL2. Once the primary current drops to the minimum current threshold, the controller turns off NL1. The remaining energy charges up the LX1 node until the body diode of NH1 is forward biased. Finally, NH1 losslessly turns on, beginning a new cycle as shown in Figure 2(a).



Figure 3. Equivalent Circuit

Note that switching transitions on all four power MOSFETs occur under ZVS conditions, which reduces transient power losses and EMI.

The equivalent circuit of the resonant tank is shown in Figure 3. The resonant frequency is determined by the RLC resonant tank elements: CS, CP, LL, and RB. CS is the series capacitance on the primary side of the transformer. CP is the parallel cap on the transformer's secondary. LL is the transformer secondary leakage inductance. RB is an idealized resistance that models the CCFL load in normal operation.

#### **Current and Voltage-Control Loops**

The MAX1996A uses a current loop and a voltage loop to control the energy applied to the CCFL. The current loop is the dominant control in setting the lamp brightness. The rectified lamp current is measured with a sense resistor in series with the CCFL. The voltage across this resistor is applied to the IFB input to regulate the average lamp current. The voltage loop controls the voltage across the lamp and is active during the beginning of DPWM on-cycles and the open-lamp fault condition. It limits the energy applied to the resonant network once the transformer secondary voltage is above the threshold of 500mV average measured at VFB.

Both voltage and current circuits use transconductance-error amplifiers to compensate the loops. The voltage-error amplifier creates an error current based upon the voltage difference between VFB and the internal reference level (typically 500mV) (Figure 4). The error current is then used to charge and discharge a capacitor at the CCV output to create an error voltage VCCV. The current loop produces a similar signal at CCI based on the voltage difference between IFB and the dimming control signal. This signal is set by either the

SMBus interface or the analog interface (see the *Dimming Range* section). This error voltage is called V<sub>CCI</sub>. In normal operation, the current loop is in control of the regulator so long as V<sub>CCI</sub> is less than V<sub>CCV</sub>. The control signal is compared with an internal ramp signal to set the high-side switch on time (t<sub>ON</sub>).

When DPWM is employed, the two control loops work together to limit the transformer voltage and to allow a wide dimming range with good line rejection. During the DPWM off-cycle, VCCV is set to 1.2V and the current-loop error amplifier output is high impedance. VVFB is set to 0.6V to create a soft-start at the beginning of each DPWM on-cycle in order to avoid overshoot on the transformer's secondary. When the transconductance amplifier in the current loop is high impedance, it acts like a sample-and-hold circuit to keep VCCI from changing during the off-cycles. This action allows the current-control loop to regulate the average lamp current.

See the *Current-Sense Resistor* and the *Voltage-Sense Capacitors* sections for information regarding setting the current- and voltage-loop thresholds.

#### Startup

Operation during startup differs from the steady-state condition described in the *Current and Voltage-Control Loops* section. Upon power-up, VCCI slowly rises, increasing the duty cycle, which provides soft-start. During this time, VCCV, which is the faster control loop, is limited to 150mV above VCCI. Once the secondary voltage reaches the strike voltage, the lamp current begins to increase. When the lamp current reaches the regulation point, VCCI exceeds VCCV and it reaches steady state. With MINDAC = VCC, DPWM is disabled and the current loop remains in control regulating the lamp current.

#### **Feed-Forward Control**

The MAX1996A has a feed-forward control circuit, which influences both control loops. Feed-forward control instantly adjusts the ton time to changes in input voltage. This feature provides immunity to changes in input voltage at all brightness levels and makes compensation over wide input ranges easier. The feed-forward circuit improves line regulation for short DPWM on-times and makes startup transients less dependent on input voltage.

Feed-forward control is implemented by varying the internal voltage ramp rate. This has the effect of varying ton as a function of input voltage while maintaining about the same signal levels at VCCI and VCCV. Since the required voltage change across the compensation capacitors is minimal, the controller's response to change in VBATT is essentially instantaneous.



Figure 4. Functional Diagram

# Transient Overvoltage Protection from Dropout

The MAX1996A is designed to maintain tight control of the transformer secondary under all transient conditions including dropout. To maximize run time, it is desirable to allow the circuit to operate in dropout at extremely low battery voltages where the backlight's performance is not critical. When VBATT is very low, the controller can lose regulation and run at maximum duty cycle. Under these circumstances, a transient overvoltage condition can occur when the AC adapter is suddenly applied to power the circuit. The feed-forward circuitry minimizes variations in lamp voltage due to such input voltage steps. The regulator also clamps the voltage on VCCI. Both features ensure that overvoltage transients

do not appear on the transformer when leaving dropout.

The V<sub>CCI</sub> clamp is unique in that it limits at the peaks of the voltage-ramp generator. As the circuit reaches dropout, V<sub>CCI</sub> approaches the peaks of the ramp generator in order to reach maximum ton. If V<sub>BATT</sub> decreases further, the control loop loses regulation and V<sub>CCI</sub> tries to reach its positive supply rail. The clamp on V<sub>CCI</sub> prevents this from happening and V<sub>CCI</sub> rides just above the peaks of the PWM ramp. If V<sub>BATT</sub> continues to decrease, the feed-forward PWM ramp generator loses amplitude and the clamp drags V<sub>CCI</sub> down with it to a voltage below where V<sub>CCI</sub> would have been if the circuit were not in dropout. When V<sub>BATT</sub> suddenly steps out of dropout, V<sub>CCI</sub> is still low and the MAX1996A maintains the drive on the transformer at the old dropout level. The control

**Table 1. Interface Modes** 

| DIGITAL INTERFACE |                        | ANALOG INTERFACE                                                 |                                                             |  |  |  |
|-------------------|------------------------|------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|
| PIN               | MODE = V <sub>CC</sub> | MODE = REF<br>V <sub>CTL/SCL</sub> = 0 = maximum brightness      | MODE = GND<br>V <sub>CTL/SCL</sub> = 0 = minimum brightness |  |  |  |
| SH/SUS            | SMBus suspend          | Logic level shutdown control input                               |                                                             |  |  |  |
| CRF/SDA           | SMBus data I/O         | Reference input for minimum brightness                           | Reference input for maximum brightness                      |  |  |  |
| CTL/SCL           | SMBus clock input      | Analog control input to set brightness (range from 0 to CRF/SDA) |                                                             |  |  |  |

loop then slowly corrects the lamp current by increasing VCCI, which brings the circuit back into regulation.

#### **Interface Selection**

Table 1 describes the functionality of SH/SUS, CRF/SDA, and CTL/SCL in each of the MAX1996A's three interface modes. The MAX1996A features both an SMBus digital interface and an analog interface. Note that the MODE signal can also synchronize the DPWM frequency. (See *Synchronizing the DPWM Frequency*.)

#### **Dimming Range**

The brightness is controlled by either the Analog Interface (see the *Analog Interface* section) or the SMBus Interface (see the *SMBus Interface* section). The brightness of the CCFL is adjusted in the following three ways:

- Lamp-current control, where the magnitude of the average lamp current is adjusted.
- 2) DPWM control, where the average lamp current is pulsed to the set level with a variable duty cycle.
- 3) The combination of the first two methods.

In each of the three methods, a 5-bit brightness code is generated from the selected interface and is used to set the lamp current and/or DPWM duty cycle.

The 5-bit brightness code defines the lamp current level with 00000\b representing minimum lamp current and 11111\b representing maximum lamp current. The average lamp current is measured across an external sense resistor (see the *Current-Sense Resistor* section). The voltage on the sense resistor is measured at IFB. The brightness code adjusts the regulation voltage at IFB (VIFB). The minimum average VIFB is VMINDAC/5, where VMINDAC varies between 0 to 2V, and the maximum average is set by the following formula:

VIFB = VREF × 31 / 160 + VMINDAC / 160,

which is between 387.5mV and 400mV.

If VIFB does not exceed 150mV peak (which is about 47.7mV/R1 RMS lamp current) for greater than 1s, the

MAX1996A assumes a lamp-out condition and shuts down (see the *Lamp-Out Detection* section).

The equation relating brightness code to IFB regulation voltage is:

 $V_{IFB} = V_{REF} \times n / 160 + V_{MINDAC} \times (32 - n) / 160$ 

where n is the brightness code.

To always use maximum average lamp current when using DPWM control, set VMINDAC to VREF.

DPWM control is similar to lamp-current control in that it also responds to the 5-bit brightness code. A brightness code of 00000\b corresponds to a 9% DPWM duty cycle and a brightness code of 11111\b corresponds to a 100% DPWM duty cycle. The duty cycle changes by 3.125% per step, but codes 00000\b to 00011\b all produce 9% (Figure 5).

To disable DPWM and always use 100% duty cycle, set  $V_{MINDAC}$  to  $V_{CC}$ . Note that with DPWM disabled, the equations shown above should assume  $V_{MINDAC} = 0$  instead of  $V_{MINDAC} = V_{CC}$ . Table 2 describes MINDAC's functionality and Table 3 shows some typical settings for the brightness adjustment.

In normal operation,  $V_{MINDAC}$  is set between zero and  $V_{REF}$  and the MAX1996A uses both lamp-current control and DPWM control to vary the lamp brightness (Figure 6). In this mode, lamp-current control regulates the average lamp current during a DPWM on-cycle.

#### **Analog Interface and Brightness Code**

The MAX1996A's analog interface uses an internal ADC with 1-bit hysteresis to generate the brightness code used to dim the lamp (see the *Dimming Range* section). CTL/SCL is the ADC's input and CRF/SDA is its reference voltage. The ADC can operate in either positive-scale ADC mode or negative-scale ADC mode. In positive-scale ADC mode, the brightness code increases from 0 to 31 as VCTI increases from zero to VCRF.

In negative-scale mode, the brightness scale decreases from 31 to zero as V<sub>CTL</sub> increases from zero to V<sub>CRF</sub>.





Figure 5. DPWM Settings

Figure 6. Combined Power Level

## **Table 2. MINDAC Functionality**

| CONDITION                                  | FUNCTION                                                                                                                          |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| MINDAC = V <sub>CC</sub>                   | DPWM disabled (always on 100% duty cycle). Operates in lamp-current control only. (Use V <sub>MINDAC</sub> = 0 in the equations.) |
| MINDAC = REF                               | DPWM control enabled, duty cycle ranges from 9% to 100%. Lamp-current control is disabled (always maximum current).               |
| 0 ≤ V <sub>MINDAC</sub> < V <sub>REF</sub> | The device uses both lamp-current control and DPWM.                                                                               |

**Table 3. Brightness Adjustment Ranges** 

| RANGE                 | POSITIVE-SCALE<br>ADC MODE                        | NEGATIVE-SCALE<br>ADC MODE                               | SMBus                                     | DAC<br>OUTPUT                           | DPWM<br>DUTY<br>CYCLE (%) | COMBINED<br>POWER<br>LEVEL (%) |
|-----------------------|---------------------------------------------------|----------------------------------------------------------|-------------------------------------------|-----------------------------------------|---------------------------|--------------------------------|
| Maximum<br>Brightness | MODE = GND,<br>VCRF/SDA =<br>VCTL/SCL             | MODE = REF,<br>VCRF/SDA = 0                              | Bright [4:0] = 11111                      | Full-scale<br>DAC output =<br>387.5mV   | 100                       | 100                            |
| Minimum<br>Brightness | MODE = GND,<br>VCRF/SDA = 0,<br>VMINDAC = 1/3VREF | MODE = REF,<br>VCRF/SDA = VCTL/SCL,<br>VMINDAC = 1/3VREF | Bright [4:0] = 00000<br>VMINDAC = 1/3VREF | Zero-scale<br>DAC output =<br>VMINDAC/5 | 9                         | 3                              |

Note: The current level range is solely determined by the MINDAC to REF ratio and is externally set.

The analog interface's internal ADC uses 1-bit hysteresis to keep the lamp from flickering between two codes. VCTL's positive threshold (VCTL(TH)) is the voltage required to transition the brightness code as VCTL increases and can be calculated as follows:

VCTL(TH) = (n + 2) / 33 VCRF (Positive-Scale ADC mode, MODE = GND)

VCTL(TH) = (33 - n) / 33 VCRF (Negative-Scale ADC mode, MODE = REF)

V<sub>CTL</sub>'s negative threshold is the voltage required to transition the brightness code as V<sub>CTL</sub> decreases and can be calculated as follows:

 $V_{CTL(TH)} = n / 33 V_{CRF}$  (Positive-Scale ADC mode, MODE = GND)

VCTL(TH) = (31 - n) / 33 VCRF (Negative-Scale ADC mode, MODE = REF)

where n is the brightness code. See Figure 7 for a graphical representation of the thresholds.



Figure 7. Brightness Code



Figure 8. Analog Interface for Dimming

See the *Digital Interface* section for instructions on using the SMBus interface.

Unlike conventional dimming control circuits that have separate supplies and require additional minimum brightness circuitry, the MAX1996A provides dedicated pins for dimming control. The advantages of the MAX1996A's analog interface are illustrated in Figure 8. The analog interface is very simple in that the output voltage range of the dimming control circuit matches the input voltage range of the inverter control IC. With this method, it is possible to guarantee the maximum dimming range (Figure 9). For the conventional interface, the control voltage and the input voltage have different ranges. To avoid nonuniform lighting across the CCFL tube, or the thermometer effect, the lower limits of maximum and minimum control voltages have to be above the upper limits of the maximum and minimum input voltages, respectively. Therefore, the useful dimming range is reduced. For the MAX1996A's analog interface, the control voltage has the same range as the input voltage, so the useful dimming range is maximized.

#### Synchronizing the DPWM Frequency

MODE has two functions: one is to select the interface mode as described in the *Interface Selection* section and the other is to synchronize the DPWM chopping frequency to an external signal to prevent unwanted artifacts in the display screen.

To synchronize the DPWM frequency, connect MODE to VCC, REF, or GND through a 10k $\!\Omega$  resistor. Then connect



Figure 9. Useful Dimming Range

a 500pF capacitor from an AC signal source to MODE as shown in Figure 10. The amplitude of the AC signal must be at least 2Vp-p but no greater than 5Vp-p for accurate operation. The transition time of the AC signal should be less than 200µs. The synchronization range is 32kHz to 100kHz, which corresponds to a DPWM frequency range of 250Hz to 781Hz (128 MODE pulses per DPWM cycle). High DPWM frequencies limit the dimming range. See the *Loop Compensation* section for more information concerning high DPWM frequencies.

A simple oscillator circuit as shown in Figure 11 can be used to generate the synchronization signal. The core of the oscillator is the MAX9031, which is a low-cost, single-

supply comparator in a 5-pin SC70 package. The V<sub>CC</sub> and REF of the MAX1996A provide the supply voltage and the reference voltage for the oscillator. The positive threshold of the oscillator is:  $V_{TH+} = (V_{CC} + V_{REF})/2$ . The negative threshold is given by:  $V_{TH-} = V_{REF}/2$ . The frequency of the oscillator is:

$$\dot{E} = \frac{1}{\text{RCIn} \frac{V_{\text{TH+}} (V_{\text{CC}} - V_{\text{TH-}})}{V_{\text{TH-}} (V_{\text{CC}} - V_{\text{TH+}})}}$$

For C = 330pF and R = 13k $\Omega$ , the resulting oscillator frequency is 100kHz. For C = 330pF and R = 39k $\Omega$ , the oscillator frequency is 32kHz.



Figure 10. DPWM Synchronization

#### **POR and UVLO**

The MAX1996A includes POR and UVLO circuits. The POR resets all internal registers such as DAC output, fault conditions, and all SMBus registers. POR occurs when VCC is below 1.5V. The SMBus input-logic thresholds are only guaranteed to meet electrical characteristic limits for VCC as low as 3.5V, but the interface continues to function down to the POR threshold.

The UVLO is activated and disables both high-side and low-side switch drivers when VCC is below 4.2V (typ).

#### Low-Power Shutdown

When the MAX1996A is placed in shutdown, all functions of the IC are turned off except for the 5.3V linear regulator that powers all internal registers and the SMBus interface. The SMBus interface is accessible in shutdown. In shutdown, the linear regulator output voltage drops to about 4.5V and the supply current is 6 $\mu$ A (typ), which is the required power to maintain all internal register states. While in shutdown, lamp-out detection and short-circuit detection latches are reset. The device can be placed into shutdown by either writing to the shutdown mode register (SMBus mode only) or with SH/SUS.

#### **Lamp-Out Detection**

For safety, the MAX1996A monitors the lamp current to detect the open-lamp fault. When the peak voltage on IFB drops below 150mV (IFB regulation point must be set above 48mV) the lamp-out timer starts. Before the timer times out, VCCI increases the secondary voltage in an attempt to maintain lamp-current regulation. As VCCI rises, VCCV rises with it until the secondary voltage reaches its preset limit. At this point, VCCV stops and limits the secondary voltage by limiting ton. Because VCCV is limited to 150mV above VCCI, the voltage control loop is able to quickly limit the secondary voltage.



Figure 11. Simple RC Oscillator

Without this clamping feature, the transformer voltage would overshoot to dangerous levels because  $V_{CCV}$  would take more time to slew down from its supply rail. If the peak voltage on IFB does not rise above 150mV before timeout, the MAX1996A shuts down the full bridge.

#### Overcurrent Fault Detection and Protection

The MAX1996A senses overcurrent faults on each switching cycle. The current comparator monitors the voltage drop from LX\_ to GND. If the voltage exceeds the current-limit threshold, the regulator turns off the high-side switch to prevent the transformer primary current from increasing further.

## **Applications Information**

The MAX1996A's standard application circuit, shown in Figure 1, regulates the current of a 4.5W CCFL. The IC's analog voltage interface sets the lamp brightness with a greater than 30 to 1 power adjustment range. This circuit operates from a wide supply voltage range of 4.6V to 28V. Typical applications for this circuit include notebook, desktop monitor, and car navigation displays. Table 4 shows the recommended components for the power stage of the 4.5W application. To select the correct component values, several CCFL parameters (Table 6) and the DC input characteristics must be specified.

#### **MOSFETs**

The MAX1996A requires four external switches—NL1, NL2, NH1, and NH2—to form a full bridge to drive CCFL. The regulator senses drain-to-source voltage of NL1 and NL2 to detect the transformer primary minimum current crossing and overcurrent fault condition. RDSON of NL1 and NL2 should be matched. Select a dual logic-level N-

**Table 4. Components for the Standard Application Circuit** 

| DESIGNATION         | DESCRIPTION                                   | RECOMMENDED DEVICE              | MANUFACTURER                                  |
|---------------------|-----------------------------------------------|---------------------------------|-----------------------------------------------|
| C1                  | 4.7μF, 25V X5R ceramic capacitor              | TMK325BJ475MN                   | Taiyo Yuden<br>www.t-yuden.com                |
| CI                  | 4.7μr, 25V X5N ceramic capacitor              | C3225X7R1E475M                  | TDK<br>www.tdk.com                            |
| C2                  | 1μF, 25V X7R ceramic capacitor                | TMK316BJ105KL<br>C3216X7R1E105K | Taiyo Yuden<br>TDK                            |
| C3                  | 15pF, 3.1kV high-voltage ceramic capacitor    | GHM1038-SL-150J-3K              | Murata<br>www.murata.com                      |
|                     | Capacitor                                     | C4520C0G3F150K                  | TDK                                           |
| C4                  | 0.015 LF 16V V7D paramia appositor            | EMK105BJ153KV                   | Taiyo Yuden                                   |
| C4                  | 0.015µF, 16V X7R ceramic capacitor            | GRM36X7R153K016                 | Murata                                        |
|                     |                                               | LMK105BJ104MV                   | Taiyo Yuden                                   |
| C5-C8, C10          | 0.1µF,10V X5R ceramic capacitors              | GRM36X5R104K010                 | Murata                                        |
|                     |                                               | C10055R1A104K                   | TDK                                           |
| C9                  | 0.01µF, 16V X7R ceramic capacitor             | ECJ-0EB1C103K                   | Panasonic www.panasonic.com                   |
|                     |                                               | MMBD4148SE                      | Fairchild Semiconductor www.fairchildsemi.com |
| D1                  | 100mA dual-series diode                       | MMBD7000                        | General Semiconductor www.gensemi.com         |
|                     |                                               | CMPD7000                        | Central Semiconductor www.centralsemi.com     |
| D2                  | 100mA dual Schottky diode common anode        | BAT54AW                         | Diodes Incorporated www.diodes.com            |
|                     | diode continon anode                          | CMSSH-3A                        | Central Semiconductor                         |
|                     |                                               | FDC6561AN                       | Fairchild Semiconductor                       |
| NH1/NL1,<br>NH2/NL2 | Dual N-channel MOSFETs (30V, 0.095Ω, SOT23-6) | TPC6201                         | Toshiba<br>www.toshiba.com                    |
| R1                  | 150Ω ±1% resistor                             | _                               | _                                             |
| R2                  | 2kΩ ±5% resistor                              | _                               | _                                             |
| R3                  | 100kΩ ±1% resistor                            |                                 | _                                             |
| R4                  | 49.9kΩ ±1% resistor                           | _                               | _                                             |
| T1                  | 1:100 transformer                             | T912MG-1018                     | Toko<br>www.tokoam.com                        |

channel MOSFET with low RDSON to minimize conduction loss for NL1/NL2 and NH1/NH2 (Fairchild FDC6561). The regulator softly turns on each of four switches in the full bridge. ZVS occurs when the external power MOSFETs are turned on while their respective drain-to-source voltages are near zero volts. ZVS effectively eliminates the MOSFET transition losses caused by CRSS (drain-to-

source capacitance) and parasitic capacitance discharge. ZVS improves efficiency and reduces switching-related EMI.

#### **Current-Sense Resistor**

The MAX1996A regulates the CCFL average current through sense resistor R1 in Figure 1. The voltage at

IFB is the half-wave rectified representation of the current through the lamp. The inverter regulates the average voltage at IFB, which is controlled by either the analog interface or the SMBus interface. To set the maximum lamp RMS current, determine R1 as follows: R1 = 0.444V/ICCFL, RMS, MAX, where ICCFL, RMS, MAX is the maximum RMS lamp current. MINDAC and the wave shape influence the actual maximum RMS lamp current. If necessary, use an RMS current meter to make final adjustments to R1.

#### Voltage-Sense Capacitors

The MAX1996A limits the transformer secondary voltage during open-lamp fault through the capacitive divider C3/C4. The voltage of VFB is proportional to CCFL voltage. To set the maximum RMS secondary transformer voltage, choose C3 around 10pF to 22pF, and select C4 such that C4 = VT(MAX)/1.11V × C3, where VT(MAX) comprises the maximum RMS secondary transformer voltage (above the strike voltage). R2 sets the VFB DC bias point to zero volts. Choose R2 =  $10/(C4 \times 6.28 \times F_{SW})$ , where FSW is the nominal resonant operating frequency.

#### **Loop Compensation**

CCI sets the speed of the current loop that is used during startup, maintaining lamp-current regulation, and during transients, caused by changing the lamp-current settling. The typical CCI capacitor value is 0.1µF. Larger values limit lamp-current overshoot, but increase setting time. Smaller values speed up its response time, but extremely small values can lead to instability.

CCV sets the speed of the voltage loop that affects startup, DPWM transients, and operation in an open-tube fault condition. If DPWM is not used, the voltage control loop should only be active during startup or an open-lamp fault. The CCV capacitors typical value is  $0.01\mu F$ . Use the smallest value of CCV capacitor necessary to set an acceptable fault-transient response and not cause excessive ringing at the beginning of a DPWM pulse. Larger CCV capacitor values reduce transient overshoot, but can degrade regulation at low DPWM duty cycles by increasing the delay to strike voltage.

#### **Resonant Components**

The MAX1996A works well with air-gap transformers with turns ratio N in the order of Np:Ng = 1:90 to 1:100 for most applications. The transformer secondary resonant frequency must be controlled. A low-profile CCFL transformer typically operates between 50kHz ( $F_{min}$ ) and 200kHz ( $F_{max}$ ). Transformer T1, DC blocking capacitor C2, parallel capacitor C3, and the CCFL lamp form a resonant tank. The resonant frequency is

determined by the transformer secondary leakage inductance L, C2, and C3. The tank is a bandpass filter whose lower frequency is bounded by L, N, and C2. N is the transformer's turns ratio. Choose  $C2 \le N^2$  (10 ×  $F^2_{MIN} \times L$ ). The upper frequency is bounded by L and C3. Choose  $C3 \ge 1/(40 \times F^2_{MIN} \times L)$ .

#### **Other Components**

The high-side MOSFET drivers (GH1 and GH2) are powered by the external bootstrap circuit formed by D2, C5, and C6. Connect BST1/BST2 through a dual signal-level Schottky diode D2 to  $V_{DD}$ , and connect it to LX1/LX2 with 0.1µF ceramic capacitors. Use a dual-series signal-level diode (D1) to generate the half-wave rectified current-sense voltage across R1. The current through these diodes is the lamp current.

#### **Dual-Lamp Regulator**

The MAX1996A can be used to drive two CCFL tubes as shown in Figure 12. See Table 5 for component selection. The circuit consists of two identical transformers with primary windings connected in parallel and secondary windings in series. The two transformers can also be replaced with a single transformer, which has one primary winding and two secondary windings. The advantage of the series secondary windings is that the same current flows through both lamps, resulting in approximately the same brightness.

In normal operation, C12 is charged to approximately 6V biasing N1 on, which permits current to flow in the loop as follows: in the first half cycle, current flows through the secondary winding of T1, CCFL1, diode D1, MOSFET N1, sense resistor R1, zener diode D4 (forward bias), CCFL2, and finally returning to T2. In the second half cycle, the lamp current flows through T2, CCFL2, D4 (breakdown), D3 (forward bias), CCFL1, and back to T1.

The roundabout path of current flow is necessary in order to detect an open-lamp condition when either CCFL is removed. If CCFL1 is open, the lamp current cannot flow through sense resistor R1. When IFB drops below 150mV, the controller detects the condition and shuts down after a 1s delay. During the delay, current can flow from T2 through CCFL2, D4 (breakdown), and R6 back to T2. If CCFL2 is removed, the voltage across D4 drops to zero and C11 is discharged through R5. N1 is biased off, which forces the voltage at IFB to drop to zero once again. During the 1s turn-off delay, current flows from T1 to CCFL1 through D3 (breakdown) and R6 back to T1. D3 clamps the drain of N1 enabling the use of a MOSFET with modest breakdown characteristics.



Figure 12. Dual-Lamp Application Circuit

The secondary voltages of both transformers are monitored through the two identical capacitive voltage-dividers (C3/C4 and C13/C11). Dual-diode D6 rectifies the two sensed voltages and passes the signal to the VFB pin. A full-wave rectified sinusoidal waveform appears at the VFB pin. The RMS value of this new VFB signal is greater than the half-wave rectified signal in the single-lamp application. To compensate for the waveform change and the forward-voltage drop in the diodes, the capacitive voltage-divider ratio must be decreased. Choose C3 around 10pF to 22pF, and select C4 according to C4 =  $V_{T,MAX}/1.33V \times C3$ , where  $V_{T,MAX}$  is the maximum transformer secondary RMS voltage.

#### **Layout Guidelines**

Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The high-voltage and switching-power stages require particular attention (Figure 13). The high-voltage sections of the layout need to be well separated from the control circuit. Most layouts are constrained to long narrow PC boards, so this separation occurs naturally.

Follow these guidelines for good PC board layout:

1) Keep the high-current paths short and wide, especially at the ground terminals. This is essential for stable, jitter-free operation, and high efficiency.

**Table 5. Components for the Dual-Lamp Application Circuit** 

| DESIGNATION         | DESCRIPTION                                   | RECOMMENDED DEVICE | MANUFACTURER                                  |  |  |
|---------------------|-----------------------------------------------|--------------------|-----------------------------------------------|--|--|
| 01                  | 47.F OFW VED according to the                 | TMK325BJ475MN      | Taiyo Yuden<br>www.t-yuden.com                |  |  |
| C1                  | 4.7μF, 25V X5R ceramic capacitor              | C3225X7R1E475M     | TDK<br>www.tdk.com                            |  |  |
| C2                  | 1E OFV YZD agrapsis agrapsitor                | TMK316BJ105KL      | Taiyo Yuden                                   |  |  |
| 02                  | 1μF, 25V X7R ceramic capacitor                | C3216X7R1E105K     | TDK                                           |  |  |
| C3, C13             | 15pF, 3.1kV high-voltage ceramic capacitors   | GHM1038-SL-150J-3K | Murata<br>www.murata.com                      |  |  |
|                     | Capacitors                                    | C4520C0G3F150K     | TDK                                           |  |  |
| 04.044              | 0.045                                         | EMK105BJ153KV      | Taiyo Yuden                                   |  |  |
| C4, C11             | 0.015µF, 16V X7R ceramic capacitors           | GRM36X7R153K016    | Murata                                        |  |  |
|                     |                                               | LMK105BJ104MV      | Taiyo Yuden                                   |  |  |
| C5-C8, C10, C12     | 0.1µF, 10V X5R ceramic capacitors             | GRM36X5R104K010    | Murata                                        |  |  |
|                     |                                               | C1005X5R1A104K     | TDK                                           |  |  |
| C9                  | 0.01µF, 16V X7R ceramic capacitor             | ECJ-0EB1C103K      | Panasonic www.panasonic.com                   |  |  |
|                     |                                               | MMBD4148           | Fairchild Semiconductor www.fairchildsemi.com |  |  |
| D1, D5              | 100mA diodes                                  | IMBD4148           | General Semiconductor www.gensemi.com         |  |  |
|                     |                                               | MMBD4148           | Diodes Incorporated www.diodes.com            |  |  |
| D2                  | 100mA dual Schottky diode, common anode       | BAT54AW            | Diodes Incorporated                           |  |  |
|                     |                                               | CMSSH-3A           | Central Semiconductor www.centralsemi.com     |  |  |
| D3, D4              | 6.2V zener diodes                             | CMPZ5234B          | Central Semiconductor                         |  |  |
| ·                   |                                               | BZX84C6V2          | Diodes Incorporated                           |  |  |
| D6                  | Dual diode, common cathode                    | CMPD2838           | Central Semiconductor                         |  |  |
|                     |                                               | BAV70              | Diodes Incorporated                           |  |  |
|                     |                                               | 2N7002             | Fairchild Semiconductor                       |  |  |
| N1                  | N-channel MOSFET (SOT23)                      | 2N7002             | General Semiconductor                         |  |  |
|                     | (,                                            | 2N7002             | Central Semiconductor                         |  |  |
|                     |                                               | FDC6561AN          | Fairchild Semiconductor                       |  |  |
| NH1/NL1,<br>NH2/NL2 | Dual N-channel MOSFETs (30V, 0.095Ω, SOT23-6) | TPC6201            | Toshiba<br>www.toshiba.com                    |  |  |
| R1                  | 150Ω ±1% resistor                             | _                  | _                                             |  |  |
| R2, R6              | $2k\Omega \pm 5\%$ resistors                  | _                  | _                                             |  |  |
| R3                  | 100kΩ ±1% resistor                            | _                  | _                                             |  |  |
| R4                  | $49.9$ k $\Omega$ ±1% resistor                |                    |                                               |  |  |

### **Table 5. Components for the Dual-Lamp Application Circuit**

| DESIGNATION | DESCRIPTION        | RECOMMENDED DEVICE | MANUFACTURER           |
|-------------|--------------------|--------------------|------------------------|
| R5          | 1kΩ ±5% resistor   | _                  | _                      |
| R7          | 20kΩ ±5% resistor  | _                  | _                      |
| T1, T2      | 1:100 transformers | T912MG-1018        | Toko<br>www.tokoam.com |



Figure 13. Layout Example

### **Table 6. CCFL Specifications**

| SPECIFICATION                                     | SYMBOL | UNITS             | DESCRIPTION                                                                                                                                                                                                                                                                        |
|---------------------------------------------------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CCFL Minimum Strike Voltage<br>(Kick-Off Voltage) | Vs     | V <sub>RMS</sub>  | Although CCFLs typically operate at <550 $V_{RMS}$ , a higher voltage (up to 1000 $V_{RMS}$ and beyond) is required initially to start the tube. The strike voltage is typically higher at cold temperatures and at the end of the life of the tube.                               |
| CCFL Typical Operating<br>Voltage (Lamp Voltage)  | VL     | VRMS              | Once a CCFL has been struck, the voltage is required to maintain light output falls to approximately $550V_{RMS}$ . Shorter tubes may operate on as little as $250V_{RMS}$ . The operating voltage of the CCFL stays relatively constant, even as the tube's brightness is varied. |
| CCFL Maximum Operating<br>Current (Lamp Current)  | IL     | mA <sub>RMS</sub> | The maximum AC current through a CCFL is typically 5mA <sub>RMS</sub> . DC current is not allowed through CCFLs. The maximum lamp current is set by sense resistor R1 and the maximum brightness setting. R1 = 2.2 × V <sub>IFBMAX</sub> /I <sub>LMAX</sub> .                      |
| CCFL Maximum Frequency (Lamp Frequency)           | fL     | kHz               | The maximum AC lamp-current frequency. The MAX1996A is designed to operate between 20kHz and 300kHz.                                                                                                                                                                               |

- 2) Utilize a star ground configuration for power and analog grounds. The power ground and analog ground should be completely isolated—meeting only at the center of the star. The center should be placed at the backside contact to the QFN package. Using separate copper planes for these planes may simplify this task. Quiet analog ground is used for REF, CCV, CCI, RX, and MINDAC (if a resistive voltage-divider is used).
- Route high-speed switching nodes away from sensitive analog areas (IFB, VFB, REF, ILIM). Make all pinstrap control input connections (ILIM, etc.) to analog ground or V<sub>CC</sub>, rather than power ground or V<sub>DD</sub>.
- 4) Mount the decoupling capacitor from  $V_{CC}$  to GND as close as possible to the IC with dedicated traces that are not shared with other signal paths.
- 5) The current-sense paths for LX1 and LX2 to GND must be made using Kelvin-sense connections to guarantee the current-limit accuracy. With 8-pin SO MOSFETs, this is best done by routing power to the MOSFETs from outside using the top copper layer, while connecting GND and LX inside (underneath) the 8-pin SO package.
- 6) Ensure the feedback connections are short and direct. To the extent possible, IFB and VFB connections should be far away from the high-voltage

| Wri                             | te-Byte Fo    | rma    | t    |                 |                  |                                                  |               |                               |           |                    |      |    |                                                         |                                                                                            |                               |                 |     |     |   |              |  |    |     |      |     |   |
|---------------------------------|---------------|--------|------|-----------------|------------------|--------------------------------------------------|---------------|-------------------------------|-----------|--------------------|------|----|---------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------|-----------------|-----|-----|---|--------------|--|----|-----|------|-----|---|
|                                 | S             | ADD    | RES  | s               | WF               | R AC                                             | K             | СО                            | MMAN      | D /                | ACK  |    | DATA                                                    |                                                                                            | ACK                           |                 |     |     |   |              |  |    |     |      |     |   |
|                                 |               | 7      | bits |                 | 1b               | ) 1k                                             | b             |                               | 8 bits    |                    | 1b   |    | 8                                                       | 3 bits                                                                                     | 1b                            |                 |     |     |   |              |  |    |     |      |     |   |
| Slave Address  Read-Byte Format |               |        |      |                 |                  |                                                  | wh            | mmand<br>lich reg<br>iting to |           | selects<br>u are   |      |    | a Byte: data goes into the register by the command byte |                                                                                            |                               |                 |     |     |   |              |  |    |     |      |     |   |
| S                               |               |        |      |                 |                  |                                                  |               |                               |           |                    |      |    |                                                         | RAC                                                                                        | K                             | СОММА           | AND | ACK | s | S ADDRESS RD |  | RD | ACK | DATA | /// | Р |
|                                 | 7 bi          | S      | 1b   | lb 1b 8 bits 1b |                  |                                                  |               |                               | 7 bits 1b |                    |      | 1b | 8 bits                                                  | 1b                                                                                         |                               |                 |     |     |   |              |  |    |     |      |     |   |
|                                 | Slave A       | ldres  | S    |                 | wh               | ommand<br>nich regis<br>ading fror               | ster yo       | ,                             |           |                    |      |    |                                                         |                                                                                            |                               |                 |     |     |   |              |  |    |     |      |     |   |
| Sen                             | d-Byte Fo     | rmat   | t    |                 |                  |                                                  |               |                               | Recei     | ve-Byte F          | orma | ıt |                                                         |                                                                                            |                               |                 |     |     |   |              |  |    |     |      |     |   |
| s                               | ADDRES        | s v    | VR   | ACK             | CON              | MAND                                             | ACK           | Р                             | s         | ADDRES             | S    | RD | ACK                                                     | DATA                                                                                       |                               | Р               |     |     |   |              |  |    |     |      |     |   |
|                                 | 7 bits        | 7 bits |      |                 | 7 bits           |                                                  | 1b            | 1b                            | 8 bits    | 1b                 |      |    |                                                         |                                                                                            |                               |                 |     |     |   |              |  |    |     |      |     |   |
| S = 1                           | Start condit. | on     | Sha  |                 | with n<br>shot c | nand Byte<br>no data; u<br>command<br>e transmis | sually u<br>I | sed for                       |           | Slave Addr $e = 0$ | ress |    |                                                         | Data Byte: read<br>the register co<br>by the last re<br>write-byte trai<br>also used for S | ommand<br>ad-byte<br>nsmissic | ed<br>or<br>on; |     |     |   |              |  |    |     |      |     |   |

RD = Read = 1

Figure 14. SMBus Protocols

P = Stop condition

traces and the transformer.

7) To the extent possible, high-voltage trace clearance on the transformer's secondary should be widely separated. The high-voltage traces should also be separated from adjacent ground planes to prevent capacitive coupling losses.

Ack= Acknowledged = 0

/// = Not acknowledged = 1

8) The traces to the capacitive voltage-divider on the transformer's secondary need to be widely separated to prevent arcing. Moving these traces to opposite sides of the board can be beneficial in some cases (Figure 13).

## **Digital Interface**

With MODE connected to VCC, the CRF/SDA and CTL/SCL pins no longer behave as analog inputs; instead, they function as an Intel SMBus-compatible 2-wire digital interface. CRF/SDA is the bidirectional data line and CTL/SCL is the clock line of the 2-wire interface corresponding respectively to the SMBDATA and SMBCLK lines of the SMBus. The MAX1996A uses the Write-Byte, Read-Byte, Send-Byte, and Receive-Byte protocols (Figure 14). The SMBus protocols are docu-

mented in System Management Bus Specification v1.08 and are available at www.sbs-forum.org.

Response return address

The MAX1996A is a slave-only device and responds to the 7-bit address 0b0101100 (i.e., with the R/W bit clear indicating a write, this corresponds to 0x58). The MAX1996A has three functional registers: a 5-bit brightness register (BRIGHT4–BRIGHT0), a 3-bit shutdown mode register (SHMD2–SHMDE0), and a 2-bit status register (STATUS1–STATUS0). In addition, the device has three identification (ID) registers: an 8-bit chip ID register, an 8-bit chip revision register, and an 8-bit manufacturer ID register.

CRF/SDA and CTL/SCL pins have Schmitt-trigger inputs that can accommodate slow edges; however, the rising and falling edges should still be faster than 1µs and 300ns, respectively.

Communication starts with the master signaling the beginning of a transmission with a START condition, which is a high-to-low transition on CRF/SDA, while CTL/SCL is high. When the master has finished communicating with the slave, the master issues a STOP



Figure 15. SMBus Write Timing



Figure 16. SMBus Read Timing

condition (P), which is low-to-high transition on CRF/SDA, while CTL/SCL is high. The bus is then free for another transmission. Figures 15 and 16 show the timing diagram for signals on the 2-wire interface. The address-byte, command-byte, and data-byte are transmitted between the START and STOP conditions. The CRF/SDA state is allowed to change only while CTL/SCL is low, except for the START and STOP conditions. Data is transmitted in 8-bit words and is sampled on the rising edge of CTL/SCL. Nine clock cycles are required to transfer each byte in or out of the MAX1996A since either the master or the slave acknowledges the receipt of the correct byte during the ninth clock. If the MAX1996A receives its correct slave address followed by  $R/\overline{W} = 0$ , it expects to receive 1 or 2 bytes of information (depending on the protocol). If the device detects a START or STOP condition prior to clocking in the bytes of data, it considers this an error condition and disregards all the data. If the transmission is completed correctly, the registers are updated immediately after a STOP (or RESTART) condition. If the MAX1996A receives its correct slave address followed by  $R/\overline{W}=1$ , it expects to clock out the register data selected by the previous command byte.

#### **SMBus Commands**

The MAX1996A registers are accessible through several different redundant commands (i.e., the command-byte in the read-byte and write-byte protocols), which can be used to read or write the brightness, SHMD\_, status, or ID registers.

Table 6 summarizes the command-byte's register assignments, as well as each register's power-on state. The MAX1996A also supports the receive-byte protocol

**Table 7. Command Byte Description** 

| 2117              |                            |              |                  |               | DATA          | REGISTER         | BIT ASSIG     | NMENT         |              |                  |  |
|-------------------|----------------------------|--------------|------------------|---------------|---------------|------------------|---------------|---------------|--------------|------------------|--|
| SMBus<br>PROTOCOL | COMMAND<br>BYTE*           | POR<br>STATE | BIT 7<br>(MSB)   | BIT 6         | BIT 5         | BIT 4            | BIT 3         | BIT 2         | BIT 1        | BIT 0<br>(LSB)   |  |
| Read and<br>Write | 0x01<br>0b0XXX XX01        | 0x17         | 0                | 0             | 0             | BRIGHT4<br>(MSB) | BRIGHT3       | BRIGHT2       | BRIGHT1      | BRIGHT0<br>(LSB) |  |
| Read and<br>Write | 0x02<br>0b0XXX XX10        | 0xF9         | STATUS1          | STATUS0       | 1             | 1                | 1             | SHMD2         | SHMD1        | SHMD0            |  |
| Read Only         | d Only 0x03<br>0b0XXX XX11 |              | ChipID7<br>0     | ChipID6<br>0  | ChipID5<br>0  | ChipID4<br>0     | ChipID3<br>1  | ChipID2       | ChipID1<br>0 | ChipID0<br>0     |  |
| Read Only         | 0x04<br>0b0XXX XX00        | 0x00         | ChipRev7<br>0    | ChipRev6<br>0 | ChipRev5<br>0 | ChipRev4<br>0    | ChipRev3      | ChipRev2<br>0 | ChipRev1     | ChipRev0<br>0    |  |
| Read and<br>Write | 0xAA<br>0b10XX XXX0        | 0x40         | BRIGHT4<br>(MSB) | BRIGHT3       | BRIGHT2       | BRIGHT1          | BRIGHTO (LSB) | 0             | STATUS1      | STATUS0          |  |
| Read and<br>Write | 0xA9<br>0b10XX XXX1        | 0x40         | BRIGHT4<br>(MSB) | IBBIGHIS      |               | BRIGHT1          | BRIGHTO (LSB) | 0             | STATUS1      | STATUS0          |  |
| Read Only         | Read Only 0xFE 0b11XX XXX0 |              | MfgID7<br>0      | MfgID6<br>1   | MfgID5<br>0   | MfgID4<br>0      | MfgID3<br>1   | MfgID2<br>1   | MfgID1<br>0  | MfgID0<br>1      |  |
| Read Only         | 0xFF<br>0b11XX XXX1        | 0x0C         | ChipID7<br>0     | ChipID6<br>0  | ChipID5<br>0  | ChipID4<br>0     | ChipID3<br>1  | ChipID2       | ChipID1<br>0 | ChipID0<br>0     |  |

<sup>\*</sup>The hexadecimal command byte shown is recommended for maximum forward compatibility with future products. X = Don't care.

for quicker data transfers. This protocol accesses the register configuration pointed to by the last command byte. Immediately after power-up, the data-byte returned by the receive-byte protocol is the contents of the brightness register, left justified (i.e., BRIGHT4 is in the most significant bit position of the data byte) with the remaining bits containing a one, STATUS1, and STATUS0. Use caution with the shorter protocols in multimaster systems, since a second master could overwrite the command byte without informing the first master. During shutdown the serial interface remains fully functional.

# Brightness Register [BRIGHT4-BRIGHT0] (POR = 0b10111)

The 5-bit brightness register corresponds with the 5-bit brightness code used in the dimming control (see the *Dimming Control* section). BRIGHT4-BRIGHT0 = 0b00000 sets minimum brightness and BRIGHT4-BRIGHT0 = 0b11111 sets maximum brightness. Note that the brightness register bit assignment of command bytes 0xA9 and 0xAA is inverted from the bit assignment of command byte 0x01. The SMBus interface does not control whether the device regulates the cur-

rent by analog dimming, DPWM dimming or both; this is done by MINDAC (see *Pin Description*).

### Shutdown Mode Register [SHMD2-SHMD0] (POR = 0b001)

The 3-bit shutdown mode register configures the operation of the device when  $\overline{SH}/SUS$  pin is toggled as described in Table 8. The shutdown mode register can also be used to directly shut off the CCFL regardless of the state of  $\overline{SH}/SUS$  (Table 9).

### Status Register [STATUS1-STATUS0] (POR = 0b11)

The status register returns information on fault conditions. If a lamp is not connected to the secondary of the transformer, the MAX1996A detects that the lamp current has not exceeded the IFB detection threshold and after 1s clears the STATUS1 bit (see the *Lamp-Out Detection* section). The STATUS1 bit is latched; i.e., it remains 0 even if the lamp-out condition goes away. When STATUS1 = 0, the lamp is forced off. STATUS0 reports 1 as long as no overcurrent conditions are detected. If an overcurrent condition is detected in any given digital PWM period, STATUS0 is cleared for the duration of the following digital PWM period. If an over-

Table 8. SHMD Register Bit Descriptions

| BIT | NAME  | POR<br>STATE | DESCRIPTION                                                                                                                                                                                                      |
|-----|-------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | SHMD2 | 0            | SHMD2 = 1 forces the lamp off and sets STATUS1. SHMD2 = 0 allows the lamp to operate although it may still be shut down by the /SHVSUS pin (depending on the state of SHMD1 and SHMD0).                          |
| 1   | SHMD1 | 0            | When SH/SUS = 0, this bit has no effect. SH/SUS = 1 and SHMD1 = 1 forces the lamp off and sets STATUS1. SH/SUS = 1 and SHMD1 = 0 allows the lamp to operate although it may still be shut down by the SHMD2 bit. |
| 0   | SHMD0 | 1            | When SH/SUS = 1, this bit has no effect. SH/SUS = 0 and SHMD0 = 1 forces the lamp off and sets STATUS1. SH/SUS = 0 and SHMD0 = 0 allows the lamp to operate although it may still be shut down by the SHMD2 bit. |

## Table 9. SH/SUS and SHMD Register Truth Table

| SH/SUS | SHMD2 | SHMD1 | SHMD0 | OPERATING MODE        |
|--------|-------|-------|-------|-----------------------|
| 0      | 0     | X     | 0     | Operate               |
| 0      | 0     | X     | 1     | Shutdown, STATUS1 set |
| 1      | 0     | 0     | X     | Operate               |
| 1      | 0     | 1     | X     | Shutdown, STATUS1 set |
| X      | 1     | Х     | X     | Shutdown, STATUS1 set |

X = Don't care.

## Table 10. Status Register Bit Descriptions (Read Only/Writes Have No Effect)

| BIT | NAME    | POR<br>STATE | DESCRIPTION                                                                                                                                                                                                                                                 |
|-----|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | STATUS1 | 1            | STATUS1 = zero means that a lamp-out condition has been detected. The STATUS1 bit stays clear even after the lamp-out condition has gone away. The only way to set STATUS1 is to shut off the lamp by programming the mode register or by toggling SHB/SUS. |
| 0   | STATUS0 | 1            | STATUS0 = zero means that an overcurrent condition was detected during the previous digital PWM period. STATUS0 = 1 means that no overcurrent condition was detected during the previous digital PWM period.                                                |

current condition is not detected in any given digital PWM period, STATUS0 is set for the duration of the following digital PWM period. Forcing the CCFL lamp off by entering shutdown, writing to the mode register, or by toggling SHB/SUS sets STATUS1. Note that the status register bit assignment of command byte 0xA9 is inverted from the bit assignment of command byte 0x80.

#### **ID Registers**

The ID registers return information on the manufacturer, the chip ID, and the chip revision number. The

MAX1996A is the first-generation advanced CCFL controller and its ChipRev is 0x00. Reading from MfgID register returns 0x4D, which is the ASCII code for M (for Maxim), the ChipID register returns 0x0C. Writing to these registers has no effect.

\_Chip Information

TRANSISTOR COUNT: 7364

## **Package Information**



## Package Information (continued)

#### NOTES:

- 1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM)
- 2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. 1994.
- N IS THE NUMBER OF TERMINALS.

  Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION & Ne IS THE NUMBER OF TERMINALS IN Y-DIRECTION.
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.
- THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR INK/ LASER MARKED.
- 6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 7. ALL DIMENSIONS ARE IN MILLIMETERS.
- 8. PACKAGE WARPAGE MAX 0.05mm.
- APPLIED FOR EXPOSED PAD AND TERMINALS.

  EXCLUDE EMBEDDED PART OF EXPOSED PAD FROM MEASURING.
- 10. MEETS JEDEC MO220
- 11. THIS PACKAGE OUTLINE APPLIES TO ANVIL SINGULATION (STEPPED SIDES) AND TO SAW SINGULATION (STRAIGHT SIDES) QFN STYLES.

| S<br>Y      |      | COMMON   |      |                   |  |  |  |  |  |  |  |  |  |
|-------------|------|----------|------|-------------------|--|--|--|--|--|--|--|--|--|
| S Y M B O L | DI   | MENSION  |      |                   |  |  |  |  |  |  |  |  |  |
| °L          | MIN. | NOM.     | MAX. | N <sub>O</sub> TE |  |  |  |  |  |  |  |  |  |
| Α           | 0.80 | 0.90     | 1.00 |                   |  |  |  |  |  |  |  |  |  |
| A1          | 0.00 | 0.01     | 0.05 |                   |  |  |  |  |  |  |  |  |  |
| A2          | 0.00 | 0.65     | 1.00 |                   |  |  |  |  |  |  |  |  |  |
| Α3          |      |          |      |                   |  |  |  |  |  |  |  |  |  |
| D           |      | 5.00 BSC |      |                   |  |  |  |  |  |  |  |  |  |
| D1          |      | 4.75 BSC |      |                   |  |  |  |  |  |  |  |  |  |
| E           |      | 5.00 BSC |      |                   |  |  |  |  |  |  |  |  |  |
| E1          |      | 4.75 BSC |      |                   |  |  |  |  |  |  |  |  |  |
| θ           | 0,   | _        | 12°  |                   |  |  |  |  |  |  |  |  |  |
| Ρ           | 0    |          | 0.60 |                   |  |  |  |  |  |  |  |  |  |
| D2          | 1.25 | -        | 3.25 |                   |  |  |  |  |  |  |  |  |  |
| E2          | 1.25 | _        | 3.25 |                   |  |  |  |  |  |  |  |  |  |

| Y<br>M<br>R | PITCH | VARIAT   | ION B | N <sub>O</sub> | Y<br>M | PITCH | VARIAT   | ION B | N <sub>O</sub> | Y<br>M<br>R | PITCH | I VARIAT | TON C | N <sub>O</sub> | Y<br>M<br>M | PITCH | VARIAT   | TON D | N <sub>O</sub> |
|-------------|-------|----------|-------|----------------|--------|-------|----------|-------|----------------|-------------|-------|----------|-------|----------------|-------------|-------|----------|-------|----------------|
| ို          | MIN.  | NOM.     | MAX.  | Ϋ́E            | િ      | MIN.  | NOM.     | MAX.  | Ϋ́E            | ို          | MIN.  | NOM.     | MAX.  | ĬΈ.            | ို          | MIN.  | NOM.     | MAX.  | Ϋ́E            |
| e           |       | 0.80 BSC |       |                | e      |       | 0.65 BSC |       |                | e           |       | 0.50 BSC |       |                | e           |       | 0.50 BSC |       |                |
| N           |       | 16       |       | 3              | N      |       | 20       |       | 3              | N           |       | 28       |       | 3              | N           |       | 32       |       | 3              |
| Nd          |       | 4        |       | 3              | Nd     |       | 5        |       | 3              | Nd          |       | 7        |       | 3              | Nd          |       | 8        |       | 3              |
| Ne          |       | 4        |       | 3              | Ne     |       | 5        |       | 3              | Ne          |       | 7        |       | 3              | Ne          |       | 8        |       | 3              |
| L           | 0.35  | 0.55     | 0.75  |                | L      | 0.35  | 0.55     | 0.75  |                | L           | 0.35  | 0.55     | 0.75  |                | L           | 0.30  | 0.40     | 0.50  |                |
| Ь           | 0.28  | 0.33     | 0.40  | 4              | Ь      | 0.23  | 0.28     | 0.35  | 4              | b           | 0.18  | 0.23     | 0.30  | 4              | b           | 0.18  | 0.23     | 0.30  | 4              |



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.